Logo
Mythic

Senior Design Verification Engineer

Mythic, Austin, Texas, us, 78716

Save Job

Senior Design Verification Engineer

Join

Mythic

as a Senior Design Verification Engineer and play a key role in developing and verifying the designs that will bring our next-generation AI processors to life. About Us

Mythic is building the future of AI computing with breakthrough analog technology that delivers 100× the performance of traditional digital systems at the same power and cost.

This unlocks bigger, more capable models and faster, more responsive applications – whether in edge devices like drones, robotics, and sensors, or in cloud and data center environments. Our technology powers everything from large language models and CNNs to advanced signal processing, and is engineered to operate from –40 °C to +125 °C, making it ideal for industrial, automotive, aerospace, and defense applications.

We have raised over $100 M from world‑class investors and secured multi‑million‑dollar customer contracts across multiple markets. Compensation: $120,000–$225,000+ annually, depending on experience, skills, qualifications, and location. Design Verification at Mythic

Our Design Verification (DV) team ensures the correctness and reliability of our novel digital dataflow architecture, which includes a sophisticated scheduling subsystem, high‑performance interconnect fabric, and advanced DMA engines that work together with our Analog Compute Engines to accelerate AI workloads. DV engineers collaborate closely with RTL design, architecture modeling, custom analog IP, compiler, emulation, and post‑silicon teams to ensure the full system operates as intended. Because today’s AI workloads are too large and intricate to be fully verified in hardware alone, our team takes creative and rigorous approaches—combining simulation, modeling, and innovative verification strategies—to prove that neural networks will function correctly and efficiently.

We welcome engineers at all levels of experience who are eager to tackle challenging verification problems and contribute to the success of our breakthrough AI hardware. Responsibilities

Hands‑on system‑level and block‑level verification. Development of test plans and coverage plans. Testbench development and execution using UVM or other advanced DV methodologies. Creation of verification infrastructure and flows. Leverage architecture models and emulation environments to help verify large AI network functionality on the design. Collaborate with RTL designers and architects to verify subsystems such as scheduling fabrics, interconnects, DMA engines, and memory controllers. Requirements

Bachelor’s, Master’s, or Ph.D. degree in Electrical Engineering, Computer Engineering, or Computer Science. 8+ years of industry experience developing verification testbenches. Knowledge of verification methodologies (UVM or similar). Solid understanding of computer architecture, including datapaths, memory hierarchies, and interconnects. Experience verifying one or more of the following: scheduling subsystems, high‑performance interconnects, DMA engines, or memory subsystems. Understanding of Verilog, SystemVerilog, and UVM. Proven track record of first‑pass silicon success. Strong communication skills, both written and spoken. Preferred Qualifications

Experience with emulation or FPGA prototyping for large‑scale designs. Knowledge of coverage‑driven verification and advanced stimulus generation techniques. Exposure to formal verification methods and tools. Familiarity with power‑aware and performance‑driven verification flows. Prior experience verifying AI, DSP, or other highly parallel architectures. Strong scripting skills (Python or similar) for automation and infrastructure development. Job Details

Seniority Level:

Mid‑Senior level Employment Type:

Full‑time Job Function:

Engineering and Information Technology Industries:

Semiconductor Manufacturing

#J-18808-Ljbffr