Mulya Technologies
Overview
Hybrid
We are at the forefront of Wideband Signal Processing™ delivering high-performance, low-power analog-to-digital converters (ADCs), digital-to-analog converters (DACs), and other mixed-signal IP cores. These components are crucial for a wide array of modern applications, including artificial intelligence (AI) infrastructure, advanced wireless communications like:
5G networks and optical communications
Automotive networking, LiDAR, and radar systems
SatComm, Software Defined Radio (SDR) and other broadband communications
Role Senior ADC Architect and Lead
Engineering – IP Architecture /
Full-time /
Hybrid
ADC architect and development lead focusing on high-performance analog-to-digital converters. The successful candidate in this role will work with customers to understand requirements, and will lead the development of high performance transistor level design starting from initial specification, through design and layout supervision, silicon evaluation and characterization to final product introduction to market.
Responsibilities
Lead development of high-performance transistor-level ADC designs from initial specification through design, layout supervision, silicon evaluation and characterization to final product introduction to market; work with customers to understand requirements.
Qualifications
10-20 years of experience in high-performance analog or mixed-signal IC development in advanced CMOS processes
Thorough familiarity with high-speed, high-resolution ADC/DAC data converter design techniques. Experience in designing high performance building block circuits such as bandgap reference, op-amp, comparators, oscillators, DLL, PLL etc.
Must have a track record of successfully taking designs to production
Ability to work with customers to define products that address needs
Must have experience with evaluating silicon on bench and familiarity with standard lab equipment
Strong intuitive and analytical understanding of transistor-level circuit design including noise and mismatch analysis
Experience with analog and digital behavioral modeling, and/or synthesis of digital control blocks
Familiar with Cadence schematic capture, virtuoso, Spectre and/or HSPICE circuit simulation tools
MATLAB understanding would be preferred but not mandatory
Familiar with designing circuits for electromigration and ESD compliance in submicron CMOS process
Must be familiar with layout parasitic extraction tools and layout dependent impairments in advanced CMOS processes
Must be able to work independently, create and adhere to schedules
Must possess strong written and verbal communication skills with an ability to work with teams spread across geographic locations
Should be able to seek help proactively as well as share and pass on knowledge
Contact "Mining The Knowledge Community"
Job Function
Design, Research, and Engineering
Industries
Semiconductor Manufacturing
Computer Hardware Manufacturing
Software Development
We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI.
#J-18808-Ljbffr
We are at the forefront of Wideband Signal Processing™ delivering high-performance, low-power analog-to-digital converters (ADCs), digital-to-analog converters (DACs), and other mixed-signal IP cores. These components are crucial for a wide array of modern applications, including artificial intelligence (AI) infrastructure, advanced wireless communications like:
5G networks and optical communications
Automotive networking, LiDAR, and radar systems
SatComm, Software Defined Radio (SDR) and other broadband communications
Role Senior ADC Architect and Lead
Engineering – IP Architecture /
Full-time /
Hybrid
ADC architect and development lead focusing on high-performance analog-to-digital converters. The successful candidate in this role will work with customers to understand requirements, and will lead the development of high performance transistor level design starting from initial specification, through design and layout supervision, silicon evaluation and characterization to final product introduction to market.
Responsibilities
Lead development of high-performance transistor-level ADC designs from initial specification through design, layout supervision, silicon evaluation and characterization to final product introduction to market; work with customers to understand requirements.
Qualifications
10-20 years of experience in high-performance analog or mixed-signal IC development in advanced CMOS processes
Thorough familiarity with high-speed, high-resolution ADC/DAC data converter design techniques. Experience in designing high performance building block circuits such as bandgap reference, op-amp, comparators, oscillators, DLL, PLL etc.
Must have a track record of successfully taking designs to production
Ability to work with customers to define products that address needs
Must have experience with evaluating silicon on bench and familiarity with standard lab equipment
Strong intuitive and analytical understanding of transistor-level circuit design including noise and mismatch analysis
Experience with analog and digital behavioral modeling, and/or synthesis of digital control blocks
Familiar with Cadence schematic capture, virtuoso, Spectre and/or HSPICE circuit simulation tools
MATLAB understanding would be preferred but not mandatory
Familiar with designing circuits for electromigration and ESD compliance in submicron CMOS process
Must be familiar with layout parasitic extraction tools and layout dependent impairments in advanced CMOS processes
Must be able to work independently, create and adhere to schedules
Must possess strong written and verbal communication skills with an ability to work with teams spread across geographic locations
Should be able to seek help proactively as well as share and pass on knowledge
Contact "Mining The Knowledge Community"
Job Function
Design, Research, and Engineering
Industries
Semiconductor Manufacturing
Computer Hardware Manufacturing
Software Development
We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI.
#J-18808-Ljbffr