eTeam
Role: SOC Design Verification Engineer
Work location: Santa Clara, CA (Hybrid 3 days at the office)
Contract
Job Description: Minimum Qualifications • Track record of 'first-pass success' in ASIC development cycles. • Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience. • 8 to 10 years of hands-on experience in SystemVerilog/UVM methodology • Experience in one or more of the following areas along with functional verification-SV Assertions, Formal, Emulation. • Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments.
Preferred Qualifications • Experience verifying GPU/CPU designs. • Experience in development of UVM based verification environments from scratch. • Experience with Design verification of Data-center applications like Video, AI/ML and Networking designs. • Experience with revision control systems like Mercurial(Hg), Git or SVN. • Experience with IP or integration verification of high-speed interfaces like PCIe, DDR, Ethernet. • Experience working across and building relationships with cross-functional design, model and emulation teams.
Key Responsibilities: • Define and implement SoC verification plans, build verification test benches to enable sub-system/SoC level verification. • Develop functional tests based on verification test plan. • Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage. • Debug, root-cause and resolve functional failures in the design, partnering with the Design team. • Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality. • Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry.
Job Description: Minimum Qualifications • Track record of 'first-pass success' in ASIC development cycles. • Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience. • 8 to 10 years of hands-on experience in SystemVerilog/UVM methodology • Experience in one or more of the following areas along with functional verification-SV Assertions, Formal, Emulation. • Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments.
Preferred Qualifications • Experience verifying GPU/CPU designs. • Experience in development of UVM based verification environments from scratch. • Experience with Design verification of Data-center applications like Video, AI/ML and Networking designs. • Experience with revision control systems like Mercurial(Hg), Git or SVN. • Experience with IP or integration verification of high-speed interfaces like PCIe, DDR, Ethernet. • Experience working across and building relationships with cross-functional design, model and emulation teams.
Key Responsibilities: • Define and implement SoC verification plans, build verification test benches to enable sub-system/SoC level verification. • Develop functional tests based on verification test plan. • Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage. • Debug, root-cause and resolve functional failures in the design, partnering with the Design team. • Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality. • Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry.