Logo
Google

Google is hiring: FPGA Engineer, Platforms, Hardware in Sunnyvale

Google, Sunnyvale, CA, United States, 94087

Save Job

Overview

FPGA Engineer, Platforms, Hardware role at Google. This is a specialized role involving physical interaction with hardware equipment in a simulated data center environment, utilizing Google labs, power, and safety equipment. Regular development and processing of engineering hardware must be performed on site.

Minimum qualifications

  • PhD degree in Electrical Engineering, Computer Engineering, Physics, a related field, or equivalent practical experience.
  • 4 years of experience working in an ASIC or FPGA design technical environment, or 3 years of experience with an advanced degree.
  • Experience with Register-Transfer Level design using Verilog or SystemVerilog.
  • Experience in the FPGA/ASIC development lifecycle, including synthesis, timing closure, and logic simulation.
  • Experience with common hardware communication protocols such as Ethernet, PCIe, I2C, and SPI and common on chip system bus protocols such as AXI4, Avalon etc.
  • Experience with FPGA design and verification tools (Vivado, Quartus) and industry-standard simulation software.

Preferred qualifications

  • Master's or PhD degree in Electrical Engineering, Computer Engineering, Physics, or a related field.
  • 1 year of experience in technical leadership, leading FPGA projects or ASIC block development.
  • Experience with version control systems such as Git or Perforce for collaborative code development.
  • Experience with hardware and system design, and deploying and debugging hardware products in a large-scale data center environment.
  • Experience with server management technologies such as Data Center-Secure Control Module (DC-SCM), Low-voltage differential signaling Tunneling Protocol and Interface (LTPI), and system bootstrapping logic.
  • Proficiency with scripting languages for automation, such as Python or Tcl.

About the Job

Our Platforms Infrastructure Engineering team designs and builds the hardware and software technologies that power all of Google's services. Our computational challenges are complex, enabled by custom hardware designed and made in-house. The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world. We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

Compensation

The US base salary range for this full-time position is $147,000-$216,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process. Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.

Responsibilities

  • Define and develop FPGA-based hardware solutions, creating detailed micro-architecture specifications for custom accelerator, storage, and networking systems. Drive the entire FPGA development lifecycle, including IP integration, synthesis, floor planning, timing closure, and hardware bring-up and debug.
  • Implement, optimize, and verify high-quality RTL code using SystemVerilog, ensuring designs meet performance, power, and area goals.
  • Collaborate closely with Software, Systems, and Silicon Engineering teams to ensure seamless hardware/software integration and contribute to end-to-end solutions.
  • Develop and maintain verification test benches and automated build flows to ensure design quality, and troubleshoot complex issues in deployed systems at data center scale.
  • Lead bring-up, validation, New Product Introduction (NPI), deployment, and sustaining of hardware solutions. Drive system development from concept through production.

Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google's EEO Policy and EEO is the Law. If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form.

Seniority level

  • Not Applicable

Employment type

  • Full-time

Job function

  • Other, Information Technology, and Engineering

Industries

  • Information Services and Technology, Information and Internet

Referrals increase your chances of interviewing at Google by 2x

Get notified about new Field-Programmable Gate Arrays Engineer jobs in Sunnyvale, CA.

#J-18808-Ljbffr