netPolarity, Inc. (Saicon Consultants, Inc.)
Mixed Signal Design Engineer
netPolarity, Inc. (Saicon Consultants, Inc.), San Jose, California, United States, 95199
Job Title:
Mixed Signal Model Verification Engineer
Location:
San Jose, CA (hybrid)
Duration:
3-4+m Contract with potential for conversion
Primary Skills:
Extensive experience in modeling mixed signal circuits in SystemVerilog, including real number modeling
Strong understanding of HDL/SPICE co-simulations
Strong understanding of custom circuit schematic
Strong background in analog integrated circuit design
Proficiency in RTL design languages like SystemVerilog
Experience with formal equivalence checking tools like ESP
Responsibilities:
We are seeking a detail-oriented mixed signal model engineer to verify behavioral models written in SystemVerilog, both logic and real number. It will involve writing constraints and stimulus for CAD tools to run equivalence check against the schematic. It is required to read and understand the mixed signal circuit schematic to debug any mismatch between behavioral model and circuit transistor-level behavior. Modification to the behavioral models to make it equivalent to the mixed signal circuit is expected.
Qualification:
Bachelor's degree or relevant experience.
Contact:
Phone:
669-319-4167 |
Email:
amitb@saicongroup.com
#J-18808-Ljbffr
Mixed Signal Model Verification Engineer
Location:
San Jose, CA (hybrid)
Duration:
3-4+m Contract with potential for conversion
Primary Skills:
Extensive experience in modeling mixed signal circuits in SystemVerilog, including real number modeling
Strong understanding of HDL/SPICE co-simulations
Strong understanding of custom circuit schematic
Strong background in analog integrated circuit design
Proficiency in RTL design languages like SystemVerilog
Experience with formal equivalence checking tools like ESP
Responsibilities:
We are seeking a detail-oriented mixed signal model engineer to verify behavioral models written in SystemVerilog, both logic and real number. It will involve writing constraints and stimulus for CAD tools to run equivalence check against the schematic. It is required to read and understand the mixed signal circuit schematic to debug any mismatch between behavioral model and circuit transistor-level behavior. Modification to the behavioral models to make it equivalent to the mixed signal circuit is expected.
Qualification:
Bachelor's degree or relevant experience.
Contact:
Phone:
669-319-4167 |
Email:
amitb@saicongroup.com
#J-18808-Ljbffr