Logo
Phizenix

Digital Design Verification Engineer

Phizenix, Santa Clara, California, us, 95053

Save Job

Qualifications

Bachelor’s degree in electrical/communications engineering or computer science. 3–5+ years of hands‑on verification experience, preferably in communication systems. Demonstrated success in taking products to high‑volume production, ideally achieving first‑pass silicon. Strong proficiency in SystemVerilog, UVM, C, and SystemC, along with solid scripting expertise. Excellent problem‑solving, debugging, and communication skills (both written and verbal). Preferred Qualifications

Bachelor’s or Master’s degree in Electrical/Communications Engineering. Experience with verification techniques leveraging analog/mixed‑signal reference models. Knowledge of coverage‑driven verification methodologies and test plan development. Familiarity with constrained‑random and assertion‑based verification techniques. Ability to quickly learn and apply new verification methodologies and tools. Key Responsibilities

Build and maintain a state‑of‑the‑art verification environment to test RTL against reference analog/mixed‑signal models. Develop comprehensive verification test plans, create tests, execute regressions, track coverage, and report program progress. Collaborate with design and communication systems teams on system‑level verification using UVM, SystemC, and DPI‑C testbenches. Create and manage an automated regression environment to streamline builds and ensure database integrity. Core Skills

SystemVerilog, UVM, SystemC, DPI‑C, C programming, Scripting, Cadence SKILL, EDA tools, IC/ASIC Design & Verification, Data Processing, Electronics, Communication Systems. Salary

$70 - $90 USD Equal Employment Opportunity

As set forth in Phizenix’s Equal Employment Opportunity policy, we do not discriminate on the basis of any protected group status under any applicable law.

#J-18808-Ljbffr