Ayar Labs
Principal Engineer, ASIC Design Verification
Ayar Labs, San Jose, California, United States, 95199
Principal Engineer, ASIC Design Verification
Location: San Jose (on-site)
We are seeking a Principal Design Verification Engineer to lead the verification strategy for our next-generation silicon photonic chip. In this role, you will serve as a technical lead, architecting scalable verification environments and driving high-quality silicon from concept to tape-out. You will look beyond block-level testing to solve complex system-level challenges, define methodologies, and mentor a growing team of bright engineers.
Essential Functions
Architect Testbenches: Define and build modular, reusable, and scalable UVM testbench architectures for complex IP blocks and sub-systems.
Drive Methodology: Set the standard for verification methodologies, coding guidelines, and coverage metrics. Evaluate and deploy new EDA tools, formal verification techniques, or emulation flows.
Strategic Planning: Collaborate with architects and RTL designers early in the cycle to define the verification plan, identify architectural bottlenecks, and ensure micro-architecture testability.
Complex Debugging: Lead the effort to debug elusive hardware bugs, root-causing issues across RTL, firmware, and the verification environment.
Technical Leadership: Mentor senior and junior engineers, conduct code reviews, and foster a culture of engineering excellence.
Automation & Efficiency: Develop scripts and infrastructure to automate regression testing, performance analysis, and coverage closure.
Basic Qualifications
MS in Electrical Engineering, Computer Engineering, or related field with 12+ years of relevant experience in ASIC/SoC verification.
Expert-level proficiency in SystemVerilog and UVM (Universal Verification Methodology).
Proven track record of building verification environments from scratch (Agents, Scoreboards, Sequencers, etc.).
Deep knowledge of standard interface protocols (PCIe, ARM MCU, AMBA/AXI, UCIe).
Strong proficiency in scripting languages for automation (Python, Perl, Tcl, or Shell).
Experience defining functional coverage groups and driving logic verification to 100% closure.
Preferred Qualifications
Experience with formal property checking (VC Formal) and writing SVA (SystemVerilog Assertions).
Hands-on experience with hardware emulation platforms.
Familiarity with RISC-V or ARM architecture and coherency protocols.
Experience in Analog/Mixed-Signal (AMS) verification.
Experience with C/C++ or SystemC modeling for reference models.
Experience working on digital designs with multiple clock domains and clock dividers.
Experience in verification of SerDes IP block interfaces in a complex SoC fabric environment.
Experience in verification of the PCS, PMA SerDes layers and internal SerDes digital backends.
Experience with verification of HBM memory interfaces (PHY and controller).
Experience with formal model equivalence checking tools and verification methodology.
Programming experience in Python.
Salary Range $180,000 - $230,000
Note To Recruiters Principals only. We are not accepting resumes from recruiters for this position. Remuneration for recruiting activities is only applicable subject to a signed and executed agreement between the parties. Please don’t send candidates to Ayar Labs, and do not contact our managers.
About Ayar Labs At Ayar Labs we’re about to revolutionize computing by moving data with light. We’re unleashing processing power for artificial intelligence, high performance computing, cloud and telecommunications by removing the bottlenecks created by today’s electrical I/O—making it possible to continue scaling computing system performance. Ayar Labs is the first to deliver an optical I/O solution that combines in-package optical I/O chiplets and multi-wavelength remote light sources to replace traditional electrical I/O. This silicon photonics-based I/O solution enables chips to communicate with each other from millimeters to kilometers, to deliver orders of magnitude improvements in latency, bandwidth density, and power consumption.
With our strong collaborations with industry leaders and government, our deep ties to MIT and UC Berkeley, and our commitment to hiring the best engineers in photonics and electronics, joining our team gives you the opportunity to collaborate with renowned experts on challenging, paradigm-shifting work.
We are passionate about delivering in-package optical I/O at scale, leveraging the strength of our patent portfolio and our team of leading interdisciplinary experts. We believe that deep cross-collaboration between teams facilitated by honest, open debate is the best way to drive innovation and achieve big wins. Join our team and experience the possibilities.
Resources
Executives from Intel and GLOBALFOUNDRIES share their thoughts on Ayar Labs and the promise of in-package optical I/O (video)
Ayar Labs in the News and Recent announcements
LinkedIn and Twitter
Ayar Labs is an affirmative action/equal opportunity employer and is strongly committed to all policies which will afford equal opportunity employment to all qualified persons without regard to age, sex, national origin, race, color, ethnicity, creed, religion, gender identity, sexual orientation, disability, veteran status, or any other characteristic protected by law. It is the policy of Ayar Labs to provide reasonable accommodation when requested by a qualified applicant or employee with a disability, unless such accommodation would cause an undue hardship. Veterans are more than welcome and encouraged to apply.
#J-18808-Ljbffr
We are seeking a Principal Design Verification Engineer to lead the verification strategy for our next-generation silicon photonic chip. In this role, you will serve as a technical lead, architecting scalable verification environments and driving high-quality silicon from concept to tape-out. You will look beyond block-level testing to solve complex system-level challenges, define methodologies, and mentor a growing team of bright engineers.
Essential Functions
Architect Testbenches: Define and build modular, reusable, and scalable UVM testbench architectures for complex IP blocks and sub-systems.
Drive Methodology: Set the standard for verification methodologies, coding guidelines, and coverage metrics. Evaluate and deploy new EDA tools, formal verification techniques, or emulation flows.
Strategic Planning: Collaborate with architects and RTL designers early in the cycle to define the verification plan, identify architectural bottlenecks, and ensure micro-architecture testability.
Complex Debugging: Lead the effort to debug elusive hardware bugs, root-causing issues across RTL, firmware, and the verification environment.
Technical Leadership: Mentor senior and junior engineers, conduct code reviews, and foster a culture of engineering excellence.
Automation & Efficiency: Develop scripts and infrastructure to automate regression testing, performance analysis, and coverage closure.
Basic Qualifications
MS in Electrical Engineering, Computer Engineering, or related field with 12+ years of relevant experience in ASIC/SoC verification.
Expert-level proficiency in SystemVerilog and UVM (Universal Verification Methodology).
Proven track record of building verification environments from scratch (Agents, Scoreboards, Sequencers, etc.).
Deep knowledge of standard interface protocols (PCIe, ARM MCU, AMBA/AXI, UCIe).
Strong proficiency in scripting languages for automation (Python, Perl, Tcl, or Shell).
Experience defining functional coverage groups and driving logic verification to 100% closure.
Preferred Qualifications
Experience with formal property checking (VC Formal) and writing SVA (SystemVerilog Assertions).
Hands-on experience with hardware emulation platforms.
Familiarity with RISC-V or ARM architecture and coherency protocols.
Experience in Analog/Mixed-Signal (AMS) verification.
Experience with C/C++ or SystemC modeling for reference models.
Experience working on digital designs with multiple clock domains and clock dividers.
Experience in verification of SerDes IP block interfaces in a complex SoC fabric environment.
Experience in verification of the PCS, PMA SerDes layers and internal SerDes digital backends.
Experience with verification of HBM memory interfaces (PHY and controller).
Experience with formal model equivalence checking tools and verification methodology.
Programming experience in Python.
Salary Range $180,000 - $230,000
Note To Recruiters Principals only. We are not accepting resumes from recruiters for this position. Remuneration for recruiting activities is only applicable subject to a signed and executed agreement between the parties. Please don’t send candidates to Ayar Labs, and do not contact our managers.
About Ayar Labs At Ayar Labs we’re about to revolutionize computing by moving data with light. We’re unleashing processing power for artificial intelligence, high performance computing, cloud and telecommunications by removing the bottlenecks created by today’s electrical I/O—making it possible to continue scaling computing system performance. Ayar Labs is the first to deliver an optical I/O solution that combines in-package optical I/O chiplets and multi-wavelength remote light sources to replace traditional electrical I/O. This silicon photonics-based I/O solution enables chips to communicate with each other from millimeters to kilometers, to deliver orders of magnitude improvements in latency, bandwidth density, and power consumption.
With our strong collaborations with industry leaders and government, our deep ties to MIT and UC Berkeley, and our commitment to hiring the best engineers in photonics and electronics, joining our team gives you the opportunity to collaborate with renowned experts on challenging, paradigm-shifting work.
We are passionate about delivering in-package optical I/O at scale, leveraging the strength of our patent portfolio and our team of leading interdisciplinary experts. We believe that deep cross-collaboration between teams facilitated by honest, open debate is the best way to drive innovation and achieve big wins. Join our team and experience the possibilities.
Resources
Executives from Intel and GLOBALFOUNDRIES share their thoughts on Ayar Labs and the promise of in-package optical I/O (video)
Ayar Labs in the News and Recent announcements
LinkedIn and Twitter
Ayar Labs is an affirmative action/equal opportunity employer and is strongly committed to all policies which will afford equal opportunity employment to all qualified persons without regard to age, sex, national origin, race, color, ethnicity, creed, religion, gender identity, sexual orientation, disability, veteran status, or any other characteristic protected by law. It is the policy of Ayar Labs to provide reasonable accommodation when requested by a qualified applicant or employee with a disability, unless such accommodation would cause an undue hardship. Veterans are more than welcome and encouraged to apply.
#J-18808-Ljbffr