Microchip Technology Inc.
Manager - Design Engineering
Microchip Technology Inc., Chandler, Arizona, United States, 85249
Join to apply for the
Manager - Design Engineering
role at
Microchip Technology Inc.
Job Description The MPU Business Unit at Microchip Technology is searching for an Engineering Manager to oversee our high‑performing Design team in Chandler, Arizona. This essential leadership position will be responsible for directing the execution and ensuring the successful launch of our upcoming MPU products featuring AI capabilities.
Success in this role hinges on your ability to cultivate an environment of continuous improvement and foster exceptional team collaboration. You will work with our multi‑sited global Silicon Development Team in design and development of complex SoCs. The role will involve SoC design integration, developing microarchitecture, performing design verification, and coordinating with implementation teams.
Responsibilities
Interpret SoC requirements and architectural specifications while collaborating with IP, architecture, and application teams to ensure accurate integration of IPs into SoCs that meet overall chip‑level requirements.
Lead design and integration of complex IPs and subsystems into complex SoCs.
RTL Design & checks – Lint, CDC, RDC.
Support development of verification plan for subsystems/SoC.
Overcome design challenges, support achievement of quality goals, provide debug support.
Hold spec reviews, code reviews, integration reviews, coverage analysis, etc. to meet quality goals.
Development of timing constraints and synthesis.
Power estimation and analysis.
Drive team building, skill improvement and performance management.
Contribute to cross‑geo cooperation and positive work environment.
Requirements/Qualifications Requirements
Excellent understanding of System on Chip architectures (ARM and/or Risc‑V)
Deep hands‑on experience in:
RTL Design (Verilog/SystemVerilog) methodologies and infrastructure
Functional Verification (UVM, assertions, coverage) methodologies and infrastructure
Familiarity with industry leading EDA tools and flows.
Good understanding of C
Strong understanding of SOC development cycles with focus on quality, performance metrics, and progress tracking.
Superior written and verbal communication skills
Experience in leading teams
Experience working with global cross‑functional teams
Qualifications
BS or MS in Electrical Engineering or related field.
Minimum 12 years of relevant experience in SoC design.
Demonstrated leadership in technical teams and cross‑site collaboration.
Preferred Skills
Experience with Risc‑V, NoC, DDR, PCIe, Cryptography, MIPI, Ethernet MAC & Video IPs integration.
Low Power Design knowledge.
IP/SoC Synthesis experience.
Experience in STA and timing closure.
Experience in Emulation/pre‑silicon validations.
Travel Time 0% - 25%
Physical Attributes Hearing, Seeing, Talking, Works Alone, Works Around Others
Physical Requirements 10% standing, 10% walking. 80% sitting, 100% in doors; Usual business hours
Equal Employment Opportunity Microchip Technology Inc is an equal opportunity/affirmative action employer. All qualified applicants will receive consideration for employment without regard to sex, gender identity, sexual orientation, race, color, religion, national origin, disability, protected Veteran status, age, or any other characteristic protected by law.
To all recruitment agencies Microchip Technology Inc does not accept unsolicited agency resumes. Please do not forward resumes to our recruiting team or other Microchip employees. Microchip is not responsible for any fees related to unsolicited resumes.
#J-18808-Ljbffr
Manager - Design Engineering
role at
Microchip Technology Inc.
Job Description The MPU Business Unit at Microchip Technology is searching for an Engineering Manager to oversee our high‑performing Design team in Chandler, Arizona. This essential leadership position will be responsible for directing the execution and ensuring the successful launch of our upcoming MPU products featuring AI capabilities.
Success in this role hinges on your ability to cultivate an environment of continuous improvement and foster exceptional team collaboration. You will work with our multi‑sited global Silicon Development Team in design and development of complex SoCs. The role will involve SoC design integration, developing microarchitecture, performing design verification, and coordinating with implementation teams.
Responsibilities
Interpret SoC requirements and architectural specifications while collaborating with IP, architecture, and application teams to ensure accurate integration of IPs into SoCs that meet overall chip‑level requirements.
Lead design and integration of complex IPs and subsystems into complex SoCs.
RTL Design & checks – Lint, CDC, RDC.
Support development of verification plan for subsystems/SoC.
Overcome design challenges, support achievement of quality goals, provide debug support.
Hold spec reviews, code reviews, integration reviews, coverage analysis, etc. to meet quality goals.
Development of timing constraints and synthesis.
Power estimation and analysis.
Drive team building, skill improvement and performance management.
Contribute to cross‑geo cooperation and positive work environment.
Requirements/Qualifications Requirements
Excellent understanding of System on Chip architectures (ARM and/or Risc‑V)
Deep hands‑on experience in:
RTL Design (Verilog/SystemVerilog) methodologies and infrastructure
Functional Verification (UVM, assertions, coverage) methodologies and infrastructure
Familiarity with industry leading EDA tools and flows.
Good understanding of C
Strong understanding of SOC development cycles with focus on quality, performance metrics, and progress tracking.
Superior written and verbal communication skills
Experience in leading teams
Experience working with global cross‑functional teams
Qualifications
BS or MS in Electrical Engineering or related field.
Minimum 12 years of relevant experience in SoC design.
Demonstrated leadership in technical teams and cross‑site collaboration.
Preferred Skills
Experience with Risc‑V, NoC, DDR, PCIe, Cryptography, MIPI, Ethernet MAC & Video IPs integration.
Low Power Design knowledge.
IP/SoC Synthesis experience.
Experience in STA and timing closure.
Experience in Emulation/pre‑silicon validations.
Travel Time 0% - 25%
Physical Attributes Hearing, Seeing, Talking, Works Alone, Works Around Others
Physical Requirements 10% standing, 10% walking. 80% sitting, 100% in doors; Usual business hours
Equal Employment Opportunity Microchip Technology Inc is an equal opportunity/affirmative action employer. All qualified applicants will receive consideration for employment without regard to sex, gender identity, sexual orientation, race, color, religion, national origin, disability, protected Veteran status, age, or any other characteristic protected by law.
To all recruitment agencies Microchip Technology Inc does not accept unsolicited agency resumes. Please do not forward resumes to our recruiting team or other Microchip employees. Microchip is not responsible for any fees related to unsolicited resumes.
#J-18808-Ljbffr