Samsung Semiconductor
Design Technology Co-Optimization (DTCO) Engineer, Design flow and Methodology
Samsung Semiconductor, Austin, Texas, us, 78716
Design Technology Co-Optimization (DTCO) Engineer, Design flow and Methodology
Apply for the
Design Technology Co-Optimization (DTCO) Engineer, Design flow and Methodology
role at
Samsung Semiconductor . Location
Austin, TX Position Summary
Samsung, a world leader in advanced semiconductor technology, is founded on a simple philosophy – the endless pursuit of excellence will create a better world for all. At Samsung Austin Research and Development Center (SARC) and Advanced Computing Lab (ACL), we are building a center of excellence for Intellectual Property (IP) that is applied to high-performance computing devices (mobile, automotive, and other custom market segments) consumed by millions of people around the world. Come build with us! Role and Responsibilities
Join our growing Global Advanced Technology Enablement team that is specialized in driving technology development across Samsung System LSI business. We engage with Foundry partners from the very early phase to thoroughly explore target technology for next‑generation SoC products. As a highly experienced DTCO engineer, you will help propel Samsung SARC/ACL’s innovation forward by building highly efficient design and analysis flows and methodologies for DTCO, with strong expertise in digital design flows spanning synthesis, PnR, EM/IR, STA, PV and large‑design space exploration. You will drive collaboration with the IP development teams to ensure process technology, design rule, standard cell design and design methodology changes are consumable throughout the product development cycle to meet or exceed product key performance indicators. Develop CAD flows for custom design with a mindset to continuously push the PPA (power/performance/area) envelope on aggressive designs with a high level of automation for DTCO needs. Explore a methodology to achieve low‑power and high‑performance goals for Samsung‑specific SOC design styles. Apply expertise in logic/physical synthesis, automated place and route, power estimation, and standard cell design. Solve CAD and design methodology‑related challenges and create analysis methodologies and metrics most relevant to removing bottlenecks for improvement. Work on high‑impact, large‑scale projects that have a global impact, in a production and result‑oriented environment. Communicate effectively with various stakeholders, providing clear technical requirements and specifications, and proactively driving cross‑functional collaboration. Maintain thorough documentation, publish results, and fulfill other project management‑related needs. Own solutions and drive toward production as a self‑starter and driver seeking new problems. Skills and Qualifications
15+ years of experience with a Bachelor’s Degree in Computer Science/Engineering, or 13+ years with a Master’s Degree, or 11+ years with a Ph.D. 10+ years of custom design tools and methodology development experience. 10+ years of experience with industry standard automated design tools for synthesis, place and route, EM/IR analysis, static timing analysis and/or physical verification. 10+ years of experience working with Cadence Innovus and/or Synopsys Fusion Compiler and reference flows. Experience with PPA analysis across standard cell library, memory compiler, interconnect stack options and block‑level PPA evaluation. Strong knowledge of CMOS fundamentals, device physics, device‑technology interactions, scaling trends, and design and implementation challenges at advanced technology nodes. Experience working with batch‑run oriented environments for design space exploration and high throughput. Experience working with foundries is a plus. Experience in improving productivity, efficiency and/or quality of results through machine‑learning (ML) practices is preferred. Strong skills with scripting/programming languages like Tcl, Perl, Python. Strong data analysis skills to analyze and deduce information from large data sets and apply the learnings to other scenarios. Our Team
Samsung System LSI values the strategic importance of DTCO/TE activities, especially for advanced technology beyond 5nm nodes. Our goal is to maximize Samsung LSI’s product benefits, often measured by PPA, Silicon Reliability, and design TAT. You will join us in driving Foundry/EDA/Foundation IP (FIP) Development to unlock new technology potential, which is key towards our business success. Here you are part of a diverse global task force with a cross‑functional scope, focusing on collaboration and growth to scale quickly with the financial backing of a company leading globally in innovation. You will experience multiple aspects of the development cycle and see your work in an end‑user product. Learning always happens and you are encouraged to think outside the box to turn ideas into reality. Total Rewards
Base pay is one part of our total compensation package and is determined within a range of $180,200 to $270,400. Your actual base pay will depend on variables that may include your education, skills, qualifications, experience, and work location. Benefits include: medical, dental, vision, life insurance, 401(k), free onsite lunch, employee purchase program, tuition assistance (after 6 months), paid time off, student loan program, wellness incentives, and many more. In addition, regular full‑time employees are eligible for MBO bonus compensation, based on company, division, and individual performance. This role might be eligible to participate in long‑term incentive plan and relocation. U.S. Export Control
This position requires the ability to access information subject to U.S. export control restrictions. Applicants must have the ability to access export‑controlled information or be eligible to receive a government authorization to access export‑controlled information. Trade Secrets
By submitting an application, you agree not to disclose or induce Samsung to use any confidential or proprietary information (including trade secrets) belonging to any current or previous employer or other person or entity. Seniority level
Mid‑Senior level Employment type
Full‑time Job function
Design, Art/Creative, and Information Technology Industries
Computers and Electronics Manufacturing Equal Employment Opportunity
Please visit Samsung membership to see Privacy Policy, which defaults according to your location. You can change Country/Language at the bottom of the page. If you are European Economic Resident, please click here. Samsung Electronics America, Inc. and its subsidiaries are committed to employing a diverse workforce, and provide Equal Employment Opportunity for all individuals regardless of race, color, religion, gender, age, national origin, marital status, sexual orientation, gender identity, status as a protected veteran, genetic information, status as a qualified individual with a disability, or any other characteristic protected by law.
#J-18808-Ljbffr
Apply for the
Design Technology Co-Optimization (DTCO) Engineer, Design flow and Methodology
role at
Samsung Semiconductor . Location
Austin, TX Position Summary
Samsung, a world leader in advanced semiconductor technology, is founded on a simple philosophy – the endless pursuit of excellence will create a better world for all. At Samsung Austin Research and Development Center (SARC) and Advanced Computing Lab (ACL), we are building a center of excellence for Intellectual Property (IP) that is applied to high-performance computing devices (mobile, automotive, and other custom market segments) consumed by millions of people around the world. Come build with us! Role and Responsibilities
Join our growing Global Advanced Technology Enablement team that is specialized in driving technology development across Samsung System LSI business. We engage with Foundry partners from the very early phase to thoroughly explore target technology for next‑generation SoC products. As a highly experienced DTCO engineer, you will help propel Samsung SARC/ACL’s innovation forward by building highly efficient design and analysis flows and methodologies for DTCO, with strong expertise in digital design flows spanning synthesis, PnR, EM/IR, STA, PV and large‑design space exploration. You will drive collaboration with the IP development teams to ensure process technology, design rule, standard cell design and design methodology changes are consumable throughout the product development cycle to meet or exceed product key performance indicators. Develop CAD flows for custom design with a mindset to continuously push the PPA (power/performance/area) envelope on aggressive designs with a high level of automation for DTCO needs. Explore a methodology to achieve low‑power and high‑performance goals for Samsung‑specific SOC design styles. Apply expertise in logic/physical synthesis, automated place and route, power estimation, and standard cell design. Solve CAD and design methodology‑related challenges and create analysis methodologies and metrics most relevant to removing bottlenecks for improvement. Work on high‑impact, large‑scale projects that have a global impact, in a production and result‑oriented environment. Communicate effectively with various stakeholders, providing clear technical requirements and specifications, and proactively driving cross‑functional collaboration. Maintain thorough documentation, publish results, and fulfill other project management‑related needs. Own solutions and drive toward production as a self‑starter and driver seeking new problems. Skills and Qualifications
15+ years of experience with a Bachelor’s Degree in Computer Science/Engineering, or 13+ years with a Master’s Degree, or 11+ years with a Ph.D. 10+ years of custom design tools and methodology development experience. 10+ years of experience with industry standard automated design tools for synthesis, place and route, EM/IR analysis, static timing analysis and/or physical verification. 10+ years of experience working with Cadence Innovus and/or Synopsys Fusion Compiler and reference flows. Experience with PPA analysis across standard cell library, memory compiler, interconnect stack options and block‑level PPA evaluation. Strong knowledge of CMOS fundamentals, device physics, device‑technology interactions, scaling trends, and design and implementation challenges at advanced technology nodes. Experience working with batch‑run oriented environments for design space exploration and high throughput. Experience working with foundries is a plus. Experience in improving productivity, efficiency and/or quality of results through machine‑learning (ML) practices is preferred. Strong skills with scripting/programming languages like Tcl, Perl, Python. Strong data analysis skills to analyze and deduce information from large data sets and apply the learnings to other scenarios. Our Team
Samsung System LSI values the strategic importance of DTCO/TE activities, especially for advanced technology beyond 5nm nodes. Our goal is to maximize Samsung LSI’s product benefits, often measured by PPA, Silicon Reliability, and design TAT. You will join us in driving Foundry/EDA/Foundation IP (FIP) Development to unlock new technology potential, which is key towards our business success. Here you are part of a diverse global task force with a cross‑functional scope, focusing on collaboration and growth to scale quickly with the financial backing of a company leading globally in innovation. You will experience multiple aspects of the development cycle and see your work in an end‑user product. Learning always happens and you are encouraged to think outside the box to turn ideas into reality. Total Rewards
Base pay is one part of our total compensation package and is determined within a range of $180,200 to $270,400. Your actual base pay will depend on variables that may include your education, skills, qualifications, experience, and work location. Benefits include: medical, dental, vision, life insurance, 401(k), free onsite lunch, employee purchase program, tuition assistance (after 6 months), paid time off, student loan program, wellness incentives, and many more. In addition, regular full‑time employees are eligible for MBO bonus compensation, based on company, division, and individual performance. This role might be eligible to participate in long‑term incentive plan and relocation. U.S. Export Control
This position requires the ability to access information subject to U.S. export control restrictions. Applicants must have the ability to access export‑controlled information or be eligible to receive a government authorization to access export‑controlled information. Trade Secrets
By submitting an application, you agree not to disclose or induce Samsung to use any confidential or proprietary information (including trade secrets) belonging to any current or previous employer or other person or entity. Seniority level
Mid‑Senior level Employment type
Full‑time Job function
Design, Art/Creative, and Information Technology Industries
Computers and Electronics Manufacturing Equal Employment Opportunity
Please visit Samsung membership to see Privacy Policy, which defaults according to your location. You can change Country/Language at the bottom of the page. If you are European Economic Resident, please click here. Samsung Electronics America, Inc. and its subsidiaries are committed to employing a diverse workforce, and provide Equal Employment Opportunity for all individuals regardless of race, color, religion, gender, age, national origin, marital status, sexual orientation, gender identity, status as a protected veteran, genetic information, status as a qualified individual with a disability, or any other characteristic protected by law.
#J-18808-Ljbffr