Dexian
Overview
Hardware Design Engineer (RTL to GDS Flow) Location: Hybrid (3 days/week) - Silicon Valley, CA Pay rate: $80-85/hr This role focuses on RTL-to-GDSII flows, specifically using Synopsys Fusion Compiler and RTL Architect (RTLA). It is pivotal in driving synthesis quality, power-performance-area (PPA) optimization, and methodology development for advanced node SoC designs. Key Responsibilities
Own and optimize RTL-to-GDSII implementation flows using Synopsys Fusion Compiler, including synthesis, placement, routing, and signoff. Develop and maintain RTLA-based power estimation and optimization flows, integrating with PrimePower RTL and design environments. Collaborate with RTL and physical design teams to define timing constraints, UPF-based power intent, and switching activity annotations for accurate power analysis. Drive methodology improvements for early RTL power estimation, scenario-based analysis, and dynamic power optimization. Support debug and convergence of synthesis flows including constraint validation, floorplan integration, and flow automation. Interface with EDA vendors (Synopsys preferred) to evaluate tool enhancements, report issues, and guide roadmap alignment. Provide training and documentation to internal teams on best practices for synthesis and power-aware design. Required Qualifications
7+ years of experience in RTL synthesis and physical implementation using Synopsys tools (Fusion Compiler, Design Compiler, PrimeTime). Strong command of RTLA and PrimePower RTL flows, including switching activity modeling and scenario-based analysis. Proficiency in scripting (TCL, Python) for flow automation and debugging. Deep understanding of timing constraints, UPF, and low-power design methodologies. Experience with Linux and bash scripting skills are preferred. Familiarity with advanced process nodes and associated challenges in timing, congestion, and power closure. Preferred Qualifications
Experience collaborating with EDA vendors on tool evaluation and runtime profiling. Exposure to dashboarding and reporting automation for synthesis metrics. Prior contributions to flow migration or tool benchmarking initiatives. Dexian is an Equal Opportunity Employer. We recruit and hire qualified candidates without regard to race, religion, sex, sexual orientation, gender identity, age, national origin, ancestry, citizenship, disability, or veteran status.
#J-18808-Ljbffr
Hardware Design Engineer (RTL to GDS Flow) Location: Hybrid (3 days/week) - Silicon Valley, CA Pay rate: $80-85/hr This role focuses on RTL-to-GDSII flows, specifically using Synopsys Fusion Compiler and RTL Architect (RTLA). It is pivotal in driving synthesis quality, power-performance-area (PPA) optimization, and methodology development for advanced node SoC designs. Key Responsibilities
Own and optimize RTL-to-GDSII implementation flows using Synopsys Fusion Compiler, including synthesis, placement, routing, and signoff. Develop and maintain RTLA-based power estimation and optimization flows, integrating with PrimePower RTL and design environments. Collaborate with RTL and physical design teams to define timing constraints, UPF-based power intent, and switching activity annotations for accurate power analysis. Drive methodology improvements for early RTL power estimation, scenario-based analysis, and dynamic power optimization. Support debug and convergence of synthesis flows including constraint validation, floorplan integration, and flow automation. Interface with EDA vendors (Synopsys preferred) to evaluate tool enhancements, report issues, and guide roadmap alignment. Provide training and documentation to internal teams on best practices for synthesis and power-aware design. Required Qualifications
7+ years of experience in RTL synthesis and physical implementation using Synopsys tools (Fusion Compiler, Design Compiler, PrimeTime). Strong command of RTLA and PrimePower RTL flows, including switching activity modeling and scenario-based analysis. Proficiency in scripting (TCL, Python) for flow automation and debugging. Deep understanding of timing constraints, UPF, and low-power design methodologies. Experience with Linux and bash scripting skills are preferred. Familiarity with advanced process nodes and associated challenges in timing, congestion, and power closure. Preferred Qualifications
Experience collaborating with EDA vendors on tool evaluation and runtime profiling. Exposure to dashboarding and reporting automation for synthesis metrics. Prior contributions to flow migration or tool benchmarking initiatives. Dexian is an Equal Opportunity Employer. We recruit and hire qualified candidates without regard to race, religion, sex, sexual orientation, gender identity, age, national origin, ancestry, citizenship, disability, or veteran status.
#J-18808-Ljbffr