Logo
Globex Digital

Senior Design Verification Engineer

Globex Digital, San Diego, California, United States, 92189

Save Job

Verification Engineer (SystemVerilog/UVM) Base pay: $145,000.00/yr - $175,000.00/yr.

Location: San Diego, CA.

Responsibilities

Develop and maintain UVM/SystemVerilog-based verification environments for IP, subsystem, and SoC-level testing.

Understand design specifications and create comprehensive test plans based on functional and architectural requirements.

Build directed and random test cases, perform coverage analysis, and ensure functional/code coverage closure.

Debug simulation failures and collaborate closely with RTL designers to resolve issues.

Execute regression runs, analyze results, and drive continuous improvements in verification processes.

Integrate and run power-aware simulations, perform low-power checks, and work with UPF/CPF as needed.

Collaborate with DFT, PD, RTL, and post-silicon validation teams to ensure design quality across domains.

Document test environments, test plans, and results for internal and external reviews.

Required Skills

Strong understanding of

SystemVerilog (SV)

and

UVM , with excellent debugging skills.

Solid knowledge of

AMBA protocols .

Experience in coverage-driven verification and regression management.

Familiarity with low-power verification methodologies and UPF/CPF flows.

Ability to work in cross-functional teams and deliver high-quality verification solutions.

Seniority Level Mid-Senior level

Employment Type Full-time

Job Function Information Technology, Manufacturing, and Research

Industries IT Services and IT Consulting, Semiconductor Manufacturing, and Computer Hardware Manufacturing

#J-18808-Ljbffr