Join to apply for the CPU Cache Subsystem Design Manager role at Google
2 weeks ago Be among the first 25 applicants
Join to apply for the CPU Cache Subsystem Design Manager role at Google
Get AI-powered advice on this job and more exclusive features.
Note: By applying to this position you will have an opportunity to share your preferred working location from the following: Mountain View, CA, USA; Austin, TX, USA; Portland, OR, USA; Poughkeepsie, NY, USA .Minimum qualifications:
- Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
- 10 years of experience in CPU memory subsystem design.
- 10 years of experience in high-performance CPU, cache subsystem or AI accelerator logic/RTL design including microarchitecture definition and PPA optimizations.
- 6 years of experience leading and managing teams for modern processor subsystems with high speed, and lower power design.
- Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, or related field, or equivalent practical experience.
- Experience with front-end quality checks (e.g., Lint, CDC/RDC, Synthesis, design for testing, UPF, and Low Power Optimization/Estimation).
- Experience with mobile CPU subsystem and SoC architecture/integration.
- Experience with ARM Instruction Set Architecture.
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
In this role, you will contribute to all phases of designs of CPU subsystems from design specification to productization, including integration into the goal-oriented System on a Chips (SoC).
You will lead and manage a front-end design team, collaborate with members of architecture, software, verification, power, Design for Testability (DFT), physical design teams to define the microarchitecture and schedule in delivering high quality RTL that meets project goals.
You will help your team grow and solve technical problems with innovative micro-architecture and practical logic solutions. You will be responsible for evaluating and deciding on the best design options with complexity, performance, power and area and schedule in mind.
The US base salary range for this full-time position is $227,000-$320,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google .
Responsibilities
- Lead and manage a team of design engineers working on CPU, cache subsystem, or AI accelerator design and integration into SoC, emphasizing on microarchitecture and RTL design for the next generation CPU subsystem.
- Review/propose performance enhancing microarchitecture features, and work with Software, Architect and Performance teams for trade-off studies. Communicate the pros and cons of microarchitecture enhancements.
- Deliver with plans on achieving project milestones and goals, towards a design that meets production quality on schedule.
- Work with the Verification team to ensure production of quality designs, the physical design and power teams to meet frequency, power, and area goals.
- Focus on cache subsystem design, e.g., L1(LSU), L2/L3 private and shared caches, and optimizations with other parts of the CPU to deliver the best Power Performance Area (PPA).
Seniority level
Seniority level
Not Applicable
Employment type
Employment type
Full-time
Job function
Job function
Other, Information Technology, and EngineeringIndustries
Information Services and Technology, Information and Internet
Referrals increase your chances of interviewing at Google by 2x
Get notified about new Design Manager jobs in Mountain View, CA .
Menlo Park, CA $121,000.00-$173,000.00 2 weeks ago
Mountain View, CA $130,900.00-$272,300.00 2 weeks ago
Mountain View, CA $80.00-$90.00 4 days ago
Manager, Creative - Sr. Designer, Site Brand Design
San Bruno, CA $104,000.00-$202,000.00 6 days ago
Redwood City, CA $240,000.00-$280,000.00 2 weeks ago
Associate Creative Director, Design (GTM)
Group Manager, Associate Creative Director
Mountain View, CA $128,300.00-$171,000.00 3 days ago
San Jose, CA $173,300.00-$323,600.00 2 weeks ago
San Mateo, CA $257,000.00-$338,000.00 3 days ago
Santa Clara, CA $170,000.00-$230,000.00 1 month ago
Dublin, CA $165,000.00-$185,000.00 5 days ago
Creative Director, Reality Labs (Creative X)
Creative Director, Reality Labs (Creative X)
Sunnyvale, CA $170,000.00-$240,000.00 1 week ago
Packaging Creative Director, Device Packaging Experience
Sunnyvale, CA $162,300.00-$268,400.00 4 days ago
Sunnyvale, CA $204,000.00-$281,000.00 5 days ago
Director of Social Design, Player Connection
Pleasanton, CA $100,000.00-$165,000.00 4 days ago
Dublin, CA $176,400.00-$225,000.00 6 days ago
Sunnyvale, CA $159,000.00-$280,600.00 2 weeks ago
Director / Senior Director of Product Design
Mountain View, CA $190,000.00-$245,000.00 2 weeks ago
Creative Director, Product and Executive Communications
Menlo Park, CA $174,000.00-$246,000.00 2 weeks ago
Senior Manager, UX Design - Core Ecommerce
Senior Director of Design, Document Cloud
San Jose, CA $181,100.00-$368,900.00 3 days ago
San Jose, CA $190,000.00-$240,000.00 4 days ago
Product Hardware Design Manager - Aggregator
Mountain View, CA $168,000.00-$258,800.00 2 weeks ago
We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI.
#J-18808-Ljbffr