Senior Digital Simulation/Verification CAD Engineer
Silicon Labs - Austin, Texas, us, 78716
Work at Silicon Labs
Overview
- View job
Overview
Join to apply for the
Senior Digital Simulation/Verification CAD Engineer
role at
Silicon Labs Senior Digital Simulation/Verification CAD Engineer
Join to apply for the
Senior Digital Simulation/Verification CAD Engineer
role at
Silicon Labs Get AI-powered advice on this job and more exclusive features. We are Silicon Labs.We are a leader in secure, intelligent wireless technology for a more connected world.Our integrated hardware and software platform, intuitive development tools, unmatched ecosystem and robust support make us the ideal long-term partner in building advanced industrial, commercial, home and life applications. We make it easy for developers to solve complex wireless challenges throughout the product lifecycle and get to market quickly with innovative solutions that transform industries, grow economies and improve lives.
Meet the Team
Be part of a highly skilled CAD Engineering team, critical to the success of Silicon Lab’s next generation of innovative product offerings!
Responsibilities
Work with digital design verification engineers across multiple design groups and sites to understand requirements and deliver consistent and uniform solutions throughout the organization Evaluate new verification tools to assess their integration into existing flows Define and implement improvements to existing flows to stay ahead of project needs Provide day-to-day support of existing digital verification methodologies Interface with EDA Vendors, ensure that their tools are properly integrated into the Silicon Labs flow. Report any bugs and ensure their timely fix Create detailed documentation for digital design verification flows at Silicon Labs Provide creative ways (such as Lunch and Learn, Symposium papers, etc.) to ensure that designers are kept aware of CAD-supported flows
Skills You Will Need
Minimum qualifications:
BS or MS in Electrical Engineering or equivalent with 5+ years of working in or using Digital front-end simulation and verification tools and flows (e.g. Xcelium, Questa, Jasper Gold, Questa Formal) In-depth knowledge of Design Verification Tools (Functional and Formal), on how they work, the data they produce and the appropriate use-cases for each flow Testbench design (using System Verilog or UVM) Strong familiarity with Verilog, System Verilog, VHDL Familiarity with RTL and Gate-level simulations Working knowledge of vendor debug tools (e.g. SimVision, Visualizer) Hands-on experience in scripting using PERL, Makefile, TCL and any other scripting languages Working knowledge of version control tools (e.g. svn, git)
The following qualifications will be considered a plus:
Knowledge of Real Number Modeling (VerilogAMS wreal or System Verilog UDN) Knowledge of CortexM based systems Familiarity with low-power designs in multiple power domains (e.g. UPF, CPF) Knowledge of Verification Planning and Management (e.g. Cadence vManager) Assertion-based verification (e.g. SVA) Familiarity with AMS simulations
Benefits & Perks
You can look forward to the following benefits:
Great medical (Choice of PPO or Consumer Driven Health Plan with HSA), dental and vision plans Highly competitive salary 401k plan with match and Roth plan option Equity rewards (RSUs) Employee Stock Purchase Plan (ESPP) Life/AD&D and disability coverage Flexible spending accounts Adoption assistance Back-Up childcare Additional benefit options (Commuter benefits, Legal benefits, Pet insurance) Flexible PTO schedule 3 paid volunteer days per year Charitable contribution match Tuition reimbursement Free downtown parking Onsite gym Monthly wellness offerings Free snacks Monthly company updates with our CEO
The annualized base pay range for this role is expected to be between $118,650 - $220,350 USD. Actual base pay could vary based on factors including but not limited to experience, geographic location where work will be performed and applicant’s skill set. The base pay is just one component of the total compensation package for employees. Other rewards may include an annual cash bonus, equity package and a comprehensive benefits package.
We are an equal opportunity employer and value diversity at our company. We do not discriminate on the basis of race, religion, color, national origin, gender, sexual orientation, age, marital status, veteran status, or disability status. Seniority level
Seniority level Mid-Senior level Employment type
Employment type Full-time Job function
Job function Engineering and Information Technology Industries Semiconductor Manufacturing Referrals increase your chances of interviewing at Silicon Labs by 2x Get notified about new Computer Aided Design Engineer jobs in
Austin, TX . Austin, TX $100,150.00-$750,003.00 19 hours ago Austin, TX $108,000.00-$212,750.00 2 weeks ago Product Design Engineer, In House Cell Engineering
Austin, TX $100,000.00-$120,000.00 4 weeks ago Simulation Engineer, Innovation and Design Engineering
Austin, Texas Metropolitan Area $144,345.00-$257,336.00 4 days ago Austin, TX $139,360.00-$209,040.00 1 week ago CAD Designer, Texas Institute for Electronics
Austin, TX $98,400.00-$147,600.00 1 week ago Austin, TX $89,400.00-$185,000.00 1 week ago Austin, TX $114,000.00-$166,000.00 2 weeks ago Mechanical Design Automation Engineer, Cathode
Austin, TX $168,000.00-$310,500.00 1 week ago Austin, TX $100,000.00-$150,000.00 2 days ago Austin, TX $212,000.00-$291,000.00 5 days ago Austin, TX $136,000.00-$264,500.00 4 days ago Austin, TX $142,000.00-$203,000.00 2 weeks ago Austin, TX $106,500.00-$175,000.00 2 weeks ago Austin, TX $173,000.00-$249,000.00 1 week ago Senior Hardware Development Engineer, Design Engineering, North American Sort Center Engineering
Austin, TX $128,600.00-$213,600.00 4 days ago Austin, Texas Metropolitan Area 4 days ago We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI.
#J-18808-Ljbffr